Skip to content

Commit 25b08d3

Browse files
committed
DExx_.._Cramps: cleanup clk signals
Signed-off-by: Michael Brown <producer@holotronic.dk>
1 parent 0af2d6b commit 25b08d3

File tree

2 files changed

+5
-17
lines changed

2 files changed

+5
-17
lines changed

HW/QuartusProjects/DE0_Nano_SoC_Cramps/DE0_Nano_SoC_Cramps.sv

Lines changed: 3 additions & 9 deletions
Original file line numberDiff line numberDiff line change
@@ -160,8 +160,6 @@ parameter NumIOAddrReg = 6;
160160
wire hm_clk_high;
161161
wire adc_clk_40;
162162
// wire clklow_sig;
163-
wire clkmed_sig;
164-
wire clkhigh_sig;
165163

166164
// Mesa I/O Signals:
167165
wire [LEDCount-1:0] hm2_leds_sig;
@@ -315,10 +313,6 @@ defparam top_io_modules_inst.KEY_WIDTH = 2;
315313

316314
// Mesa code ------------------------------------------------------//
317315

318-
assign clkhigh_sig = hm_clk_high;
319-
assign clkmed_sig = hm_clk_med;
320-
321-
322316
genvar ig;
323317
generate for(ig=0;ig<NumGPIO;ig=ig+1) begin : iosigloop
324318
assign io_bitsout_sig[ig] = hm2_bitsout_sig[(ig*MuxGPIOIOWidth)+:MuxGPIOIOWidth];
@@ -329,7 +323,7 @@ endgenerate
329323
gpio_adr_decoder_reg gpio_adr_decoder_reg_inst
330324
(
331325
.CLOCK(fpga_clk_50) , // input CLOCK_sig
332-
.reg_clk(clkhigh_sig) , // input CLOCK_sig
326+
.reg_clk(hm_clk_high) , // input CLOCK_sig
333327
.reset_reg_N(hps_fpga_reset_n) , // input reset_reg_N_sig
334328
.chip_sel(hm_chipsel[0]) , // input data_ready_sig
335329
.write_reg(hm_write) , // input data_ready_sig
@@ -372,8 +366,8 @@ HostMot3_cfg HostMot3_inst
372366
.writestb(hm_write) , // input writestb_sig
373367

374368
.clklow(fpga_clk_50) , // input clklow_sig -- PCI clock --> all
375-
.clkmed(clkmed_sig) , // input clkmed_sig -- Processor clock --> sserialwa, twiddle
376-
.clkhigh(clkhigh_sig) , // input clkhigh_sig -- High speed clock --> most
369+
.clkmed(hm_clk_med) , // input hm_clk_med -- Processor clock --> sserialwa, twiddle
370+
.clkhigh(hm_clk_high) , // input hm_clk_high -- High speed clock --> most
377371
.intirq(int_sig) , // output int_sig --int => LINT, ---> PCI ?
378372
.iobitsouttop(hm2_bitsout_sig) , // inout [IOWidth-1:0] --iobits => IOBITS,-- external I/O bits
379373
.iobitsintop(hm2_bitsin_sig) // inout [IOWidth-1:0] --iobits => IOBITS,-- external I/O bits

HW/QuartusProjects/DE10_Nano_FB_Cramps/DE10_Nano_FB_Cramps.sv

Lines changed: 2 additions & 8 deletions
Original file line numberDiff line numberDiff line change
@@ -163,8 +163,6 @@ parameter NumIOAddrReg = 6;
163163
wire hm_clk_high;
164164
wire adc_clk_40;
165165
// wire clklow_sig;
166-
wire clkmed_sig;
167-
wire clkhigh_sig;
168166

169167
// Mesa I/O Signals:
170168
wire [LEDCount-1:0] hm2_leds_sig;
@@ -312,10 +310,6 @@ defparam top_io_modules_inst.KEY_WIDTH = 2;
312310

313311
// Mesa code ------------------------------------------------------//
314312

315-
assign clkhigh_sig = hm_clk_high;
316-
assign clkmed_sig = hm_clk_med;
317-
318-
319313
genvar ig;
320314
generate for(ig=0;ig<NumGPIO;ig=ig+1) begin : iosigloop
321315
assign io_bitsout_sig[ig] = hm2_bitsout_sig[(ig*MuxGPIOIOWidth)+:MuxGPIOIOWidth];
@@ -369,8 +363,8 @@ HostMot3_cfg HostMot3_inst
369363
.writestb(hm_write) , // input writestb_sig
370364

371365
.clklow(fpga_clk_50) , // input clklow_sig -- PCI clock --> all
372-
.clkmed(clkmed_sig) , // input clkmed_sig -- Processor clock --> sserialwa, twiddle
373-
.clkhigh(clkhigh_sig) , // input clkhigh_sig -- High speed clock --> most
366+
.clkmed(hm_clk_med) , // input hm_clk_med -- Processor clock --> sserialwa, twiddle
367+
.clkhigh(hm_clk_high) , // input hm_clk_high -- High speed clock --> most
374368
.intirq(int_sig) , // output int_sig --int => LINT, ---> PCI ?
375369
.iobitsouttop(hm2_bitsout_sig) , // inout [IOWidth-1:0] --iobits => IOBITS,-- external I/O bits
376370
.iobitsintop(hm2_bitsin_sig) // inout [IOWidth-1:0] --iobits => IOBITS,-- external I/O bits

0 commit comments

Comments
 (0)