@@ -38845,3 +38845,164 @@ elecrow_crowpanel_7.menu.EraseFlash.all=Enabled
3884538845elecrow_crowpanel_7.menu.EraseFlash.all.upload.erase_cmd=-e
3884638846
3884738847##############################################################
38848+
38849+ circuitart_zero_s3.name=CircuitART Zero S3
38850+ circuitart_zero_s3.vid.0=0x303a
38851+ circuitart_zero_s3.pid.0=0x80DB
38852+
38853+ circuitart_zero_s3.bootloader.tool=esptool_py
38854+ circuitart_zero_s3.bootloader.tool.default=esptool_py
38855+
38856+ circuitart_zero_s3.upload.tool=esptool_py
38857+ circuitart_zero_s3.upload.tool.default=esptool_py
38858+ circuitart_zero_s3.upload.tool.network=esp_ota
38859+
38860+ circuitart_zero_s3.upload.maximum_size=1310720
38861+ circuitart_zero_s3.upload.maximum_data_size=327680
38862+ circuitart_zero_s3.upload.flags=
38863+ circuitart_zero_s3.upload.extra_flags=
38864+ circuitart_zero_s3.upload.use_1200bps_touch=false
38865+ circuitart_zero_s3.upload.wait_for_upload_port=false
38866+
38867+ circuitart_zero_s3.serial.disableDTR=false
38868+ circuitart_zero_s3.serial.disableRTS=false
38869+
38870+ circuitart_zero_s3.build.tarch=xtensa
38871+ circuitart_zero_s3.build.bootloader_addr=0x0
38872+ circuitart_zero_s3.build.target=esp32s3
38873+ circuitart_zero_s3.build.mcu=esp32s3
38874+ circuitart_zero_s3.build.core=esp32
38875+ circuitart_zero_s3.build.variant=circuitart_zero_s3
38876+ circuitart_zero_s3.build.board=CIRCUITART_ZERO_S3
38877+
38878+ circuitart_zero_s3.build.usb_mode=1
38879+ circuitart_zero_s3.build.cdc_on_boot=0
38880+ circuitart_zero_s3.build.msc_on_boot=0
38881+ circuitart_zero_s3.build.dfu_on_boot=0
38882+ circuitart_zero_s3.build.f_cpu=240000000L
38883+ circuitart_zero_s3.build.flash_size=16MB
38884+ circuitart_zero_s3.build.flash_freq=80m
38885+ circuitart_zero_s3.build.flash_mode=dio
38886+ circuitart_zero_s3.build.boot=qio
38887+ circuitart_zero_s3.build.partitions=default
38888+ circuitart_zero_s3.build.defines=
38889+ circuitart_zero_s3.build.loop_core=
38890+ circuitart_zero_s3.build.event_core=
38891+ circuitart_zero_s3.build.flash_type=qio
38892+ circuitart_zero_s3.build.psram_type=qspi
38893+ circuitart_zero_s3.build.memory_type=qio_qspi
38894+
38895+ circuitart_zero_s3.menu.LoopCore.1=Core 1
38896+ circuitart_zero_s3.menu.LoopCore.1.build.loop_core=-DARDUINO_RUNNING_CORE=1
38897+ circuitart_zero_s3.menu.LoopCore.0=Core 0
38898+ circuitart_zero_s3.menu.LoopCore.0.build.loop_core=-DARDUINO_RUNNING_CORE=0
38899+
38900+ circuitart_zero_s3.menu.EventsCore.1=Core 1
38901+ circuitart_zero_s3.menu.EventsCore.1.build.event_core=-DARDUINO_EVENT_RUNNING_CORE=1
38902+ circuitart_zero_s3.menu.EventsCore.0=Core 0
38903+ circuitart_zero_s3.menu.EventsCore.0.build.event_core=-DARDUINO_EVENT_RUNNING_CORE=0
38904+
38905+ circuitart_zero_s3.menu.USBMode.default=USB-OTG (TinyUSB)
38906+ circuitart_zero_s3.menu.USBMode.default.build.usb_mode=0
38907+ circuitart_zero_s3.menu.USBMode.hwcdc=Hardware CDC and JTAG
38908+ circuitart_zero_s3.menu.USBMode.hwcdc.build.usb_mode=1
38909+
38910+ circuitart_zero_s3.menu.CDCOnBoot.cdc=Enabled
38911+ circuitart_zero_s3.menu.CDCOnBoot.cdc.build.cdc_on_boot=1
38912+ circuitart_zero_s3.menu.CDCOnBoot.default=Disabled
38913+ circuitart_zero_s3.menu.CDCOnBoot.default.build.cdc_on_boot=0
38914+
38915+ circuitart_zero_s3.menu.MSCOnBoot.default=Disabled
38916+ circuitart_zero_s3.menu.MSCOnBoot.default.build.msc_on_boot=0
38917+ circuitart_zero_s3.menu.MSCOnBoot.msc=Enabled (Requires USB-OTG Mode)
38918+ circuitart_zero_s3.menu.MSCOnBoot.msc.build.msc_on_boot=1
38919+
38920+ circuitart_zero_s3.menu.DFUOnBoot.default=Disabled
38921+ circuitart_zero_s3.menu.DFUOnBoot.default.build.dfu_on_boot=0
38922+ circuitart_zero_s3.menu.DFUOnBoot.dfu=Enabled (Requires USB-OTG Mode)
38923+ circuitart_zero_s3.menu.DFUOnBoot.dfu.build.dfu_on_boot=1
38924+
38925+ circuitart_zero_s3.menu.UploadMode.cdc=USB-OTG CDC (TinyUSB)
38926+ circuitart_zero_s3.menu.UploadMode.cdc.upload.use_1200bps_touch=true
38927+ circuitart_zero_s3.menu.UploadMode.cdc.upload.wait_for_upload_port=true
38928+ circuitart_zero_s3.menu.UploadMode.default=UART0 / Hardware CDC
38929+ circuitart_zero_s3.menu.UploadMode.default.upload.use_1200bps_touch=false
38930+ circuitart_zero_s3.menu.UploadMode.default.upload.wait_for_upload_port=false
38931+
38932+ circuitart_zero_s3.menu.PSRAM.enabled=Enabled
38933+ circuitart_zero_s3.menu.PSRAM.enabled.build.defines=-DBOARD_HAS_PSRAM
38934+ circuitart_zero_s3.menu.PSRAM.disabled=Disabled
38935+ circuitart_zero_s3.menu.PSRAM.disabled.build.defines=
38936+
38937+ circuitart_zero_s3.menu.PartitionScheme.default_16MB=Default (6.25MB APP/3.43MB SPIFFS)
38938+ circuitart_zero_s3.menu.PartitionScheme.default_16MB.build.partitions=default_16MB
38939+ circuitart_zero_s3.menu.PartitionScheme.default_16MB.upload.maximum_size=6553600
38940+ circuitart_zero_s3.menu.PartitionScheme.tinyuf2=TinyUF2 Compatibility (2MB APP/12MB FFAT)
38941+ circuitart_zero_s3.menu.PartitionScheme.tinyuf2.build.custom_bootloader=bootloader_tinyuf2
38942+ circuitart_zero_s3.menu.PartitionScheme.tinyuf2.build.custom_partitions=partitions_tinyuf2
38943+ circuitart_zero_s3.menu.PartitionScheme.tinyuf2.upload.extra_flags=0x410000 "{runtime.platform.path}/variants/{build.variant}/tinyuf2.bin"
38944+ circuitart_zero_s3.menu.PartitionScheme.tinyuf2.upload.maximum_size=2097152
38945+ circuitart_zero_s3.menu.PartitionScheme.large_spiffs=Large SPIFFS (4.5MB APP/6.93MB SPIFFS)
38946+ circuitart_zero_s3.menu.PartitionScheme.large_spiffs.build.partitions=large_spiffs_16MB
38947+ circuitart_zero_s3.menu.PartitionScheme.large_spiffs.upload.maximum_size=4718592
38948+ circuitart_zero_s3.menu.PartitionScheme.app3M_fat9M_16MB=FFAT (3MB APP/9MB FATFS)
38949+ circuitart_zero_s3.menu.PartitionScheme.app3M_fat9M_16MB.build.partitions=app3M_fat9M_16MB
38950+ circuitart_zero_s3.menu.PartitionScheme.app3M_fat9M_16MB.upload.maximum_size=3145728
38951+ circuitart_zero_s3.menu.PartitionScheme.fatflash=Large FFAT (2MB APP/12.5MB FATFS)
38952+ circuitart_zero_s3.menu.PartitionScheme.fatflash.build.partitions=ffat
38953+ circuitart_zero_s3.menu.PartitionScheme.fatflash.upload.maximum_size=2097152
38954+
38955+ circuitart_zero_s3.menu.CPUFreq.240=240MHz (WiFi)
38956+ circuitart_zero_s3.menu.CPUFreq.240.build.f_cpu=240000000L
38957+ circuitart_zero_s3.menu.CPUFreq.160=160MHz (WiFi)
38958+ circuitart_zero_s3.menu.CPUFreq.160.build.f_cpu=160000000L
38959+ circuitart_zero_s3.menu.CPUFreq.80=80MHz (WiFi)
38960+ circuitart_zero_s3.menu.CPUFreq.80.build.f_cpu=80000000L
38961+ circuitart_zero_s3.menu.CPUFreq.40=40MHz
38962+ circuitart_zero_s3.menu.CPUFreq.40.build.f_cpu=40000000L
38963+ circuitart_zero_s3.menu.CPUFreq.20=20MHz
38964+ circuitart_zero_s3.menu.CPUFreq.20.build.f_cpu=20000000L
38965+ circuitart_zero_s3.menu.CPUFreq.10=10MHz
38966+ circuitart_zero_s3.menu.CPUFreq.10.build.f_cpu=10000000L
38967+
38968+ circuitart_zero_s3.menu.FlashMode.qio=QIO
38969+ circuitart_zero_s3.menu.FlashMode.qio.build.flash_mode=dio
38970+ circuitart_zero_s3.menu.FlashMode.qio.build.boot=qio
38971+ circuitart_zero_s3.menu.FlashMode.dio=DIO
38972+ circuitart_zero_s3.menu.FlashMode.dio.build.flash_mode=dio
38973+ circuitart_zero_s3.menu.FlashMode.dio.build.boot=dio
38974+
38975+ circuitart_zero_s3.menu.UploadSpeed.921600=921600
38976+ circuitart_zero_s3.menu.UploadSpeed.921600.upload.speed=921600
38977+ circuitart_zero_s3.menu.UploadSpeed.115200=115200
38978+ circuitart_zero_s3.menu.UploadSpeed.115200.upload.speed=115200
38979+ circuitart_zero_s3.menu.UploadSpeed.256000.windows=256000
38980+ circuitart_zero_s3.menu.UploadSpeed.256000.upload.speed=256000
38981+ circuitart_zero_s3.menu.UploadSpeed.230400.windows.upload.speed=256000
38982+ circuitart_zero_s3.menu.UploadSpeed.230400=230400
38983+ circuitart_zero_s3.menu.UploadSpeed.230400.upload.speed=230400
38984+ circuitart_zero_s3.menu.UploadSpeed.460800.linux=460800
38985+ circuitart_zero_s3.menu.UploadSpeed.460800.macosx=460800
38986+ circuitart_zero_s3.menu.UploadSpeed.460800.upload.speed=460800
38987+ circuitart_zero_s3.menu.UploadSpeed.512000.windows=512000
38988+ circuitart_zero_s3.menu.UploadSpeed.512000.upload.speed=512000
38989+
38990+ circuitart_zero_s3.menu.DebugLevel.none=None
38991+ circuitart_zero_s3.menu.DebugLevel.none.build.code_debug=0
38992+ circuitart_zero_s3.menu.DebugLevel.error=Error
38993+ circuitart_zero_s3.menu.DebugLevel.error.build.code_debug=1
38994+ circuitart_zero_s3.menu.DebugLevel.warn=Warn
38995+ circuitart_zero_s3.menu.DebugLevel.warn.build.code_debug=2
38996+ circuitart_zero_s3.menu.DebugLevel.info=Info
38997+ circuitart_zero_s3.menu.DebugLevel.info.build.code_debug=3
38998+ circuitart_zero_s3.menu.DebugLevel.debug=Debug
38999+ circuitart_zero_s3.menu.DebugLevel.debug.build.code_debug=4
39000+ circuitart_zero_s3.menu.DebugLevel.verbose=Verbose
39001+ circuitart_zero_s3.menu.DebugLevel.verbose.build.code_debug=5
39002+
39003+ circuitart_zero_s3.menu.EraseFlash.none=Disabled
39004+ circuitart_zero_s3.menu.EraseFlash.none.upload.erase_cmd=
39005+ circuitart_zero_s3.menu.EraseFlash.all=Enabled
39006+ circuitart_zero_s3.menu.EraseFlash.all.upload.erase_cmd=-e
39007+
39008+ ##############################################################
0 commit comments