Commit e7b1c13
clk: qcom: camcc-sm6350: Add *_wait_val values for GDSCs
Compared to the msm-4.19 driver the mainline GDSC driver always sets the
bits for en_rest, en_few & clk_dis, and if those values are not set
per-GDSC in the respective driver then the default value from the GDSC
driver is used. The downstream driver only conditionally sets
clk_dis_wait_val if qcom,clk-dis-wait-val is given in devicetree.
Correct this situation by explicitly setting those values. For all GDSCs
the reset value of those bits are used.
Fixes: 80f5451 ("clk: qcom: Add camera clock controller driver for SM6350")
Signed-off-by: Luca Weiss <luca.weiss@fairphone.com>
Reviewed-by: Taniya Das <quic_tdas@quicinc.com>
Link: https://lore.kernel.org/r/20250425-sm6350-gdsc-val-v1-1-1f252d9c5e4e@fairphone.com
Signed-off-by: Bjorn Andersson <andersson@kernel.org>1 parent 36eb51a commit e7b1c13
1 file changed
+18
-0
lines changed| Original file line number | Diff line number | Diff line change | |
|---|---|---|---|
| |||
1695 | 1695 | | |
1696 | 1696 | | |
1697 | 1697 | | |
| 1698 | + | |
| 1699 | + | |
| 1700 | + | |
1698 | 1701 | | |
1699 | 1702 | | |
1700 | 1703 | | |
| |||
1704 | 1707 | | |
1705 | 1708 | | |
1706 | 1709 | | |
| 1710 | + | |
| 1711 | + | |
| 1712 | + | |
1707 | 1713 | | |
1708 | 1714 | | |
1709 | 1715 | | |
| |||
1713 | 1719 | | |
1714 | 1720 | | |
1715 | 1721 | | |
| 1722 | + | |
| 1723 | + | |
| 1724 | + | |
1716 | 1725 | | |
1717 | 1726 | | |
1718 | 1727 | | |
| |||
1721 | 1730 | | |
1722 | 1731 | | |
1723 | 1732 | | |
| 1733 | + | |
| 1734 | + | |
| 1735 | + | |
1724 | 1736 | | |
1725 | 1737 | | |
1726 | 1738 | | |
| |||
1729 | 1741 | | |
1730 | 1742 | | |
1731 | 1743 | | |
| 1744 | + | |
| 1745 | + | |
| 1746 | + | |
1732 | 1747 | | |
1733 | 1748 | | |
1734 | 1749 | | |
| |||
1737 | 1752 | | |
1738 | 1753 | | |
1739 | 1754 | | |
| 1755 | + | |
| 1756 | + | |
| 1757 | + | |
1740 | 1758 | | |
1741 | 1759 | | |
1742 | 1760 | | |
| |||
0 commit comments