Skip to content

Commit 976b7bf

Browse files
committed
bug fix for the dump mode
1 parent f686109 commit 976b7bf

File tree

4 files changed

+200
-1
lines changed

4 files changed

+200
-1
lines changed
Lines changed: 29 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -0,0 +1,29 @@
1+
TARGET=$(shell ls *.py | grep -v test | grep -v parsetab.py)
2+
ARGS=
3+
4+
PYTHON=python3
5+
#PYTHON=python
6+
#OPT=-m pdb
7+
#OPT=-m cProfile -s time
8+
#OPT=-m cProfile -o profile.rslt
9+
10+
.PHONY: all
11+
all: test
12+
13+
.PHONY: run
14+
run:
15+
$(PYTHON) $(OPT) $(TARGET) $(ARGS)
16+
17+
.PHONY: test
18+
test:
19+
$(PYTHON) -m pytest -vv
20+
21+
.PHONY: check
22+
check:
23+
$(PYTHON) $(OPT) $(TARGET) $(ARGS) > tmp.v
24+
iverilog -tnull -Wall tmp.v
25+
rm -f tmp.v
26+
27+
.PHONY: clean
28+
clean:
29+
rm -rf *.pyc __pycache__ parsetab.py .cache *.out *.png *.dot tmp.v uut.vcd
Lines changed: 18 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -0,0 +1,18 @@
1+
from __future__ import absolute_import
2+
from __future__ import print_function
3+
4+
import os
5+
import veriloggen
6+
import thread_stream_write_ram_dump
7+
8+
9+
def test(request):
10+
veriloggen.reset()
11+
12+
simtype = request.config.getoption('--sim')
13+
14+
rslt = thread_stream_write_ram_dump.run(filename=None, simtype=simtype,
15+
outputfile=os.path.splitext(os.path.basename(__file__))[0] + '.out')
16+
17+
verify_rslt = rslt.splitlines()[-1]
18+
assert(verify_rslt == '# verify: PASSED')
Lines changed: 152 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -0,0 +1,152 @@
1+
from __future__ import absolute_import
2+
from __future__ import print_function
3+
import sys
4+
import os
5+
6+
# the next line can be removed after installation
7+
sys.path.insert(0, os.path.dirname(os.path.dirname(os.path.dirname(
8+
os.path.dirname(os.path.dirname(os.path.abspath(__file__)))))))
9+
10+
from veriloggen import *
11+
import veriloggen.thread as vthread
12+
import veriloggen.types.axi as axi
13+
14+
15+
def mkLed():
16+
m = Module('blinkled')
17+
clk = m.Input('CLK')
18+
rst = m.Input('RST')
19+
20+
datawidth = 32
21+
addrwidth = 10
22+
myaxi = vthread.AXIM(m, 'myaxi', clk, rst, datawidth)
23+
ram_a = vthread.RAM(m, 'ram_a', clk, rst, datawidth, addrwidth)
24+
ram_b = vthread.RAM(m, 'ram_b', clk, rst, datawidth, addrwidth)
25+
26+
ram_ext = vthread.RAM(m, 'ram_ext', clk, rst, datawidth, addrwidth, numports=2)
27+
28+
strm = vthread.Stream(m, 'mystream', clk, rst,
29+
dump=True, dump_base=10, dump_mode='all')
30+
img_width = strm.constant('img_width')
31+
32+
counter = strm.Counter()
33+
34+
a = strm.source('a')
35+
a_addr = strm.Counter() - 1
36+
37+
strm.write_RAM('write_ext', a_addr, a, when=counter <= img_width)
38+
39+
a_old_addr = strm.Counter() - img_width - 1
40+
a_old = strm.read_RAM('read_ext', a_old_addr)
41+
42+
b = a + a_old
43+
44+
strm.sink(b, 'b', when=counter > img_width)
45+
46+
def comp_stream(size, offset):
47+
strm.set_source('a', ram_a, offset, size * 2)
48+
strm.set_sink('b', ram_b, offset, size)
49+
strm.set_constant('img_width', size)
50+
strm.set_write_RAM('write_ext', ram_ext, port=0)
51+
strm.set_read_RAM('read_ext', ram_ext, port=1)
52+
strm.run()
53+
strm.join()
54+
55+
def comp_sequential(size, offset):
56+
for i in range(size):
57+
a_buf = ram_a.read(i + offset)
58+
a = ram_a.read(i + offset + size)
59+
b = a_buf + a
60+
ram_b.write(i + offset, b)
61+
62+
def check(size, offset_stream, offset_seq):
63+
all_ok = True
64+
for i in range(size):
65+
st = ram_b.read(i + offset_stream)
66+
sq = ram_b.read(i + offset_seq)
67+
if vthread.verilog.NotEql(st, sq):
68+
all_ok = False
69+
if all_ok:
70+
print('# verify: PASSED')
71+
else:
72+
print('# verify: FAILED')
73+
74+
def comp(size):
75+
# stream
76+
offset = 0
77+
myaxi.dma_read(ram_a, offset, 0, size * 2)
78+
comp_stream(size, offset)
79+
myaxi.dma_write(ram_b, offset, 1024, size)
80+
81+
# sequential
82+
offset = size * 4
83+
myaxi.dma_read(ram_a, offset, 0, size * 2)
84+
comp_sequential(size, offset)
85+
myaxi.dma_write(ram_b, offset, 1024 * 2, size)
86+
87+
# verification
88+
check(size, 0, offset)
89+
90+
vthread.finish()
91+
92+
th = vthread.Thread(m, 'th_comp', clk, rst, comp)
93+
fsm = th.start(32)
94+
95+
return m
96+
97+
98+
def mkTest(memimg_name=None):
99+
m = Module('test')
100+
101+
# target instance
102+
led = mkLed()
103+
104+
# copy paras and ports
105+
params = m.copy_params(led)
106+
ports = m.copy_sim_ports(led)
107+
108+
clk = ports['CLK']
109+
rst = ports['RST']
110+
111+
memory = axi.AxiMemoryModel(m, 'memory', clk, rst, memimg_name=memimg_name)
112+
memory.connect(ports, 'myaxi')
113+
114+
uut = m.Instance(led, 'uut',
115+
params=m.connect_params(led),
116+
ports=m.connect_ports(led))
117+
118+
# simulation.setup_waveform(m, uut)
119+
simulation.setup_clock(m, clk, hperiod=5)
120+
init = simulation.setup_reset(m, rst, m.make_reset(), period=100)
121+
122+
init.add(
123+
Delay(1000000),
124+
Systask('finish'),
125+
)
126+
127+
return m
128+
129+
130+
def run(filename='tmp.v', simtype='iverilog', outputfile=None):
131+
132+
if outputfile is None:
133+
outputfile = os.path.splitext(os.path.basename(__file__))[0] + '.out'
134+
135+
memimg_name = 'memimg_' + outputfile
136+
137+
test = mkTest(memimg_name=memimg_name)
138+
139+
if filename is not None:
140+
test.to_verilog(filename)
141+
142+
sim = simulation.Simulator(test, sim=simtype)
143+
rslt = sim.run(outputfile=outputfile)
144+
lines = rslt.splitlines()
145+
if simtype == 'verilator' and lines[-1].startswith('-'):
146+
rslt = '\n'.join(lines[:-1])
147+
return rslt
148+
149+
150+
if __name__ == '__main__':
151+
rslt = run(filename='tmp.v')
152+
print(rslt)

veriloggen/thread/stream.py

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -2384,7 +2384,7 @@ def _setup_write_ram(self, ram, var, port, set_cond):
23842384
self.dump_mode == 'ram' or
23852385
(self.dump_mode == 'selective' and
23862386
hasattr(ram, 'dump') and ram.dump))):
2387-
self._setup_write_ram_dump(ram, var, wenable, var.write_data)
2387+
self._setup_write_ram_dump(ram, var, wenable)
23882388

23892389
def _setup_write_ram_dump(self, ram, var, write_enable):
23902390
pipeline_depth = self.pipeline_depth()

0 commit comments

Comments
 (0)