Skip to content

Commit 16752bb

Browse files
committed
source_join with reduce
1 parent b7e6446 commit 16752bb

File tree

3 files changed

+206
-0
lines changed

3 files changed

+206
-0
lines changed
Lines changed: 29 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -0,0 +1,29 @@
1+
TARGET=$(shell ls *.py | grep -v test | grep -v parsetab.py)
2+
ARGS=
3+
4+
PYTHON=python3
5+
#PYTHON=python
6+
#OPT=-m pdb
7+
#OPT=-m cProfile -s time
8+
#OPT=-m cProfile -o profile.rslt
9+
10+
.PHONY: all
11+
all: test
12+
13+
.PHONY: run
14+
run:
15+
$(PYTHON) $(OPT) $(TARGET) $(ARGS)
16+
17+
.PHONY: test
18+
test:
19+
$(PYTHON) -m pytest -vv
20+
21+
.PHONY: check
22+
check:
23+
$(PYTHON) $(OPT) $(TARGET) $(ARGS) > tmp.v
24+
iverilog -tnull -Wall tmp.v
25+
rm -f tmp.v
26+
27+
.PHONY: clean
28+
clean:
29+
rm -rf *.pyc __pycache__ parsetab.py .cache *.out *.png *.dot tmp.v uut.vcd
Lines changed: 18 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -0,0 +1,18 @@
1+
from __future__ import absolute_import
2+
from __future__ import print_function
3+
4+
import os
5+
import veriloggen
6+
import thread_stream_reduce_source_join
7+
8+
9+
def test(request):
10+
veriloggen.reset()
11+
12+
simtype = request.config.getoption('--sim')
13+
14+
rslt = thread_stream_reduce_source_join.run(filename=None, simtype=simtype,
15+
outputfile=os.path.splitext(os.path.basename(__file__))[0] + '.out')
16+
17+
verify_rslt = rslt.splitlines()[-1]
18+
assert(verify_rslt == '# verify: PASSED')
Lines changed: 159 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -0,0 +1,159 @@
1+
from __future__ import absolute_import
2+
from __future__ import print_function
3+
import sys
4+
import os
5+
6+
# the next line can be removed after installation
7+
sys.path.insert(0, os.path.dirname(os.path.dirname(os.path.dirname(
8+
os.path.dirname(os.path.dirname(os.path.abspath(__file__)))))))
9+
10+
from veriloggen import *
11+
import veriloggen.thread as vthread
12+
import veriloggen.types.axi as axi
13+
14+
15+
def mkLed():
16+
m = Module('blinkled')
17+
clk = m.Input('CLK')
18+
rst = m.Input('RST')
19+
20+
datawidth = 32
21+
addrwidth = 10
22+
myaxi = vthread.AXIM(m, 'myaxi', clk, rst, datawidth)
23+
ram_a = vthread.RAM(m, 'ram_a', clk, rst, datawidth, addrwidth)
24+
ram_b = vthread.RAM(m, 'ram_b', clk, rst, datawidth, addrwidth)
25+
26+
strm = vthread.Stream(m, 'mystream', clk, rst)
27+
a = strm.source('a')
28+
size = strm.constant('size')
29+
sum, sum_valid = strm.ReduceAddValid(a, size)
30+
strm.sink(sum, 'sum', when=sum_valid, when_name='sum_valid')
31+
32+
def comp_stream(size, offset):
33+
strm.set_source('a', ram_a, offset, size)
34+
strm.set_constant('size', size)
35+
strm.set_sink('sum', ram_b, offset, 1)
36+
strm.run()
37+
38+
strm.set_source('a', ram_a, offset + size, size + size)
39+
strm.set_constant('size', size + size)
40+
strm.set_sink('sum', ram_b, offset + 1, 1)
41+
strm.source_join()
42+
strm.run()
43+
44+
strm.set_source('a', ram_a, offset + size + size + size, size + size + size)
45+
strm.set_constant('size', size + size + size)
46+
strm.set_sink('sum', ram_b, offset + 2, 1)
47+
strm.source_join()
48+
strm.run()
49+
50+
strm.source_join()
51+
strm.sink_join()
52+
53+
def comp_sequential(size, offset):
54+
sum = 0
55+
for i in range(size):
56+
a = ram_a.read(i + offset)
57+
sum += a
58+
ram_b.write(offset, sum)
59+
60+
sum = 0
61+
for i in range(size + size):
62+
a = ram_a.read(i + offset + size)
63+
sum += a
64+
ram_b.write(offset + 1, sum)
65+
66+
sum = 0
67+
for i in range(size + size + size):
68+
a = ram_a.read(i + offset + size + size + size)
69+
sum += a
70+
ram_b.write(offset + 2, sum)
71+
72+
def check(size, offset_stream, offset_seq):
73+
all_ok = True
74+
for i in range(size):
75+
st = ram_b.read(i + offset_stream)
76+
sq = ram_b.read(i + offset_seq)
77+
if vthread.verilog.NotEql(st, sq):
78+
all_ok = False
79+
if all_ok:
80+
print('# verify: PASSED')
81+
else:
82+
print('# verify: FAILED')
83+
84+
def comp(size):
85+
offset = 0
86+
myaxi.dma_read(ram_a, offset, 0, size * 6)
87+
comp_stream(size, offset)
88+
myaxi.dma_write(ram_b, offset, 1024, 1)
89+
90+
offset = size
91+
myaxi.dma_read(ram_a, offset, 0, size * 6)
92+
comp_sequential(size, offset)
93+
myaxi.dma_write(ram_b, offset, 1024 * 2, 1)
94+
95+
check(3, 0, offset)
96+
97+
vthread.finish()
98+
99+
th = vthread.Thread(m, 'th_comp', clk, rst, comp)
100+
fsm = th.start(32)
101+
102+
return m
103+
104+
105+
def mkTest(memimg_name=None):
106+
m = Module('test')
107+
108+
# target instance
109+
led = mkLed()
110+
111+
# copy paras and ports
112+
params = m.copy_params(led)
113+
ports = m.copy_sim_ports(led)
114+
115+
clk = ports['CLK']
116+
rst = ports['RST']
117+
118+
memory = axi.AxiMemoryModel(m, 'memory', clk, rst, memimg_name=memimg_name)
119+
memory.connect(ports, 'myaxi')
120+
121+
uut = m.Instance(led, 'uut',
122+
params=m.connect_params(led),
123+
ports=m.connect_ports(led))
124+
125+
simulation.setup_waveform(m, uut)
126+
simulation.setup_clock(m, clk, hperiod=5)
127+
init = simulation.setup_reset(m, rst, m.make_reset(), period=100)
128+
129+
init.add(
130+
Delay(1000000),
131+
Systask('finish'),
132+
)
133+
134+
return m
135+
136+
137+
def run(filename='tmp.v', simtype='iverilog', outputfile=None):
138+
139+
if outputfile is None:
140+
outputfile = os.path.splitext(os.path.basename(__file__))[0] + '.out'
141+
142+
memimg_name = 'memimg_' + outputfile
143+
144+
test = mkTest(memimg_name=memimg_name)
145+
146+
if filename is not None:
147+
test.to_verilog(filename)
148+
149+
sim = simulation.Simulator(test, sim=simtype)
150+
rslt = sim.run(outputfile=outputfile)
151+
lines = rslt.splitlines()
152+
if simtype == 'verilator' and lines[-1].startswith('-'):
153+
rslt = '\n'.join(lines[:-1])
154+
return rslt
155+
156+
157+
if __name__ == '__main__':
158+
rslt = run(filename='tmp.v')
159+
print(rslt)

0 commit comments

Comments
 (0)